• Skip to primary navigation
  • Skip to content
  • Skip to footer
Abarajithan G
  • Publications
  • Engineering
  • Teaching
  • Travel
  • Other
  • Tags
  • Posts
    G Abarajithan

    G Abarajithan

    PhD candidate (CE) building parameterized RTL subsystems (AXI SoCs, DMA control, accelerators) and end-toend SoC integration (FPGA+ASIC flows). Current work develops Hyperflow-guided hardware security fuzzing with information-flow tracking to expose vulnerabilities in Out-of-Order CPUs and SoC fabrics.

    • Website
    • GitHub

    Publications

    My Publications

    Collaborations

    • Website
    • GitHub
    • Feed
    © 2026 Abarajithan G. Powered by Jekyll & Minimal Mistakes.