G Abarajithan
PhD candidate (CE) building parameterized RTL subsystems (AXI SoCs, DMA control, accelerators) and end-toend SoC integration (FPGA+ASIC flows). Current work develops Hyperflow-guided hardware security fuzzing with information-flow tracking to expose vulnerabilities in Out-of-Order CPUs and SoC fabrics.
You May Also Enjoy
#GoHomeRajapaksas - An Unprecedented Revolution
3 minute read
Upper Gartmore Camping [2022]
1 minute read
Neural Chip Design [4/4: SoC Integration & Firmware]
9 minute read
