• Skip to primary navigation
  • Skip to content
  • Skip to footer
Abarajithan G
  • Publications
  • Engineering
  • Teaching
  • Travel
  • Other
  • Tags
  • Posts
    G Abarajithan

    G Abarajithan

    PhD candidate (CE) building parameterized RTL subsystems (AXI SoCs, DMA control, accelerators) and end-toend SoC integration (FPGA+ASIC flows). Current work develops Hyperflow-guided hardware security fuzzing with information-flow tracking to expose vulnerabilities in Out-of-Order CPUs and SoC fabrics.

    • Website
    • GitHub

    Startup: Web-Based Traffic Analytics

    less than 1 minute read

    Embedded media

    Tags: Technical Projects

    Categories: Other

    Updated: November 19, 2021

    Share on

    X Facebook LinkedIn Bluesky
    Previous Next

    You May Also Enjoy

    #GoHomeRajapaksas - An Unprecedented Revolution

    3 minute read

    CocoTB: FPGA/ASIC Testbenches in Python + Automated Testing in GitHub

    1 minute read

    Upper Gartmore Camping [2022]

    1 minute read

    Neural Chip Design [4/4: SoC Integration & Firmware]

    9 minute read

    • Website
    • GitHub
    • Feed
    © 2026 Abarajithan G. Powered by Jekyll & Minimal Mistakes.